Alif Semiconductor /AE512F80F5582AS_CM55_HE_View /ETH /ETH_DMA_CH0_INTERRUPT_ENABLE

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as ETH_DMA_CH0_INTERRUPT_ENABLE

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (Val_0x0)TIE 0 (Val_0x0)TXSE 0 (Val_0x0)TBUE 0 (Val_0x0)RIE 0 (Val_0x0)RBUE 0 (Val_0x0)RSE 0 (Val_0x0)RWTE 0 (Val_0x0)ETIE 0 (Val_0x0)ERIE 0 (Val_0x0)FBEE 0 (Val_0x0)CDEE 0 (Val_0x0)AIE 0 (Val_0x0)NIE

AIE=Val_0x0, TXSE=Val_0x0, ETIE=Val_0x0, RWTE=Val_0x0, RSE=Val_0x0, FBEE=Val_0x0, RIE=Val_0x0, TIE=Val_0x0, RBUE=Val_0x0, TBUE=Val_0x0, NIE=Val_0x0, ERIE=Val_0x0, CDEE=Val_0x0

Description

DMA Channel 0 Interrupt Enable Register

Fields

TIE

Transmit Interrupt Enable When this bit is set along with the NIE bit, the transmit interrupt is enabled. When this bit is reset, the transmit interrupt is disabled.

0 (Val_0x0): Transmit interrupt is disabled

1 (Val_0x1): Transmit interrupt is enabled

TXSE

Transmit Stopped Enable When this bit is set along with the AIE bit, the transmission stopped interrupt is enabled. When this bit is reset, the transmission stopped interrupt is disabled.

0 (Val_0x0): Transmit stopped is disabled

1 (Val_0x1): Transmit stopped is enabled

TBUE

Transmit Buffer Unavailable Enable When this bit is set along with the NIE bit, the transmit buffer unavailable interrupt is enabled. When this bit is reset, the transmit buffer unavailable interrupt is disabled.

0 (Val_0x0): Transmit buffer unavailable is disabled

1 (Val_0x1): Transmit buffer unavailable is enabled

RIE

Receive Interrupt Enable When this bit is set along with the NIE bit, the receive interrupt is enabled. When this bit is reset, the receive interrupt is disabled.

0 (Val_0x0): Receive interrupt is disabled

1 (Val_0x1): Receive interrupt is enabled

RBUE

Receive Buffer Unavailable Enable When this bit is set along with the AIE bit, the receive buffer unavailable interrupt is enabled. When this bit is reset, the receive buffer unavailable interrupt is disabled.

0 (Val_0x0): Receive buffer unavailable is disabled

1 (Val_0x1): Receive buffer unavailable is enabled

RSE

Receive Stopped Enable When this bit is set along with the AIE bit, the receive stopped interrupt is enabled. When this bit is reset, the receive stopped interrupt is disabled.

0 (Val_0x0): Receive stopped is disabled

1 (Val_0x1): Receive stopped is enabled

RWTE

Receive Watchdog Timeout Enable When this bit is set along with the AIE bit, the receive watchdog timeout interrupt is enabled. When this bit is reset, the receive watchdog timeout interrupt is disabled.

0 (Val_0x0): Receive watchdog timeout is disabled

1 (Val_0x1): Receive watchdog timeout is enabled

ETIE

Early Transmit Interrupt Enable When this bit is set along with the AIE bit, the early transmit interrupt is enabled. When this bit is reset, the early transmit interrupt is disabled.

0 (Val_0x0): Early transmit interrupt is disabled

1 (Val_0x1): Early transmit interrupt is enabled

ERIE

Early Receive Interrupt Enable When this bit is set along with the NIE bit, the early receive interrupt is enabled. When this bit is reset, the early receive interrupt is disabled.

0 (Val_0x0): Early receive interrupt is disabled

1 (Val_0x1): Early receive interrupt is enabled

FBEE

Fatal Bus Error Enable When this bit is set along with the AIE bit, the fatal bus error interrupt is enabled. When this bit is reset, the fatal bus error error interrupt is disabled.

0 (Val_0x0): Fatal bus error is disabled

1 (Val_0x1): Fatal bus error is enabled

CDEE

Context Descriptor Error Enable When this bit is set along with the AIE bit, the descriptor error interrupt is enabled. When this bit is reset, the descriptor error interrupt is disabled.

0 (Val_0x0): Context descriptor error is disabled

1 (Val_0x1): Context descriptor error is enabled

AIE

Abnormal Interrupt Summary Enable When this bit is set, the abnormal interrupt summary is enabled. This bit enables the following interrupts in the ETH_DMA_CH0_STATUS register: Bit 1: Transmit Process Stopped Bit 7: Rx Buffer Unavailable Bit 8: Receive Process Stopped Bit 9: Receive Watchdog Timeout Bit 10: Early Transmit Interrupt Bit 12: Fatal Bus Error Bit 13: Context Descriptor Error

0 (Val_0x0): Abnormal interrupt summary is disabled

1 (Val_0x1): Abnormal interrupt summary is enabled

NIE

Normal Interrupt Summary Enable When this bit is set, the normal interrupt summary is enabled. This bit enables the following interrupts in the ETH_DMA_CH0_STATUS register: Bit 0: Transmit Interrupt Bit 2: Transmit Buffer Unavailable Bit 6: Receive Interrupt Bit 11: Early Receive Interrupt

0 (Val_0x0): Normal interrupt summary is disabled

1 (Val_0x1): Normal interrupt summary is enabled

Links

() ()